#### Introduction to Computer Organization – Fall 2023

### Homework 3

Due: @11:55pm, Monday November 6th on Gradescope

| Name: | Tuzhen ohen | Uniqname: | yuzhench |  |
|-------|-------------|-----------|----------|--|
| _     | ,           |           | <i>_</i> |  |

- 1. Submit a pdf of your typed or handwritten homework on Gradescope.
- 2. Your answers should be neat, clearly marked, and concise. Typed work is recommended, but not required unless otherwise stated. Show all your work where requested, and state any special or non-obvious assumptions you make.
- 3. You may discuss your solution methods with other students, but the solutions you submit must be your own.
- 4. **Late Homework Policy:** Submissions turned in by 1:00 am the next day will be accepted but with a 5% penalty. Assignments turned in between 1:00 am and 11:55 pm will get a 30% penalty, and any submissions made after this time will not be accepted.
- 5. When submitting your answers to Gradescope you need to indicate what page(s) each problem is on to receive credit. The grader may choose not to grade the homework if answer locations are not indicated.
- 6. The last two questions are group questions.
  - You will turn those questions in separately and may do it in a group of up to two students (yes, you can do it by yourself if you wish).
  - <u>It is an honor code violation if a student is listed as contributing who did not actually participate in working on that problem.</u>
  - Further, we suggest that you not split this up but rather work on the problem as a group.
- 7. After each question (or in some cases question part), we've indicated which lecture number we expect to cover the relevant material. So "(L7)" indicates that we expect to cover the material in lecture 7.

#### Problem 1: Intro to Pipelining (19 points) (L12)

For this problem consider the LC2K code segment below. Notice that there are no hazards.

| <u>Address</u> |       |   |   |   |
|----------------|-------|---|---|---|
| 0              | add   | 3 | 2 | 3 |
| 1              | lw    | 0 | 7 | 5 |
| 2              | nor   | 2 | 4 | 1 |
| 3              | sw    | 0 | 5 | 5 |
| 4              | halt  |   |   |   |
| 5              | .fill | 5 |   |   |

a. Fill in the timing graph below with the pipeline stage that each instruction is in at the start of each cycle. Recall that the stages are IF, ID, EX, MEM, WB. The first IF has been filled in for you. [4]

| Instruction \ Cycle # | 0  | 1  | 2  | 3   | 4   | 5   | 6   | 7   | 8 |
|-----------------------|----|----|----|-----|-----|-----|-----|-----|---|
| add 3 2 3             | IF | ID | EX | MEM | WB  |     |     |     |   |
| lw 0 7 5              |    | IŦ | ID | EX  | WEM | WB  |     |     |   |
| nor 2 4 1             |    |    | IŦ | Ib  | EX  | MEM | WB  |     |   |
| sw 0 5 5              |    |    | Ì  | IF  | ID  | EX  | MEM | WB  |   |
| halt                  |    |    |    |     | IŦ  | ID  | ΕX  | MEM |   |

b. Let the initial values of the registers be as follows:

| Register | Value |
|----------|-------|
| 0        | 0     |
| 1        | -1    |
| 2        | -3    |
| 2<br>3   | 9     |
| 4        | 2     |
| 5<br>6   | 0     |
| 6        | -7    |
| 7        | 12    |

Fill in the contents of the **pipeline registers** at the point in time between cycle A and B. That is, "Cycle 3-4" means fill in the contents of the pipeline registers **after cycle 3 finishes, and before cycle 4 starts**. If a pipeline register is unused or you don't care about the value, write an "X". Note that we've skipped some cycles, so cycle 1-2 doesn't follow cycle 0-1, etc. [15]

#### Example: Cycle 0-1

| IF/ID      |     |  |  |
|------------|-----|--|--|
| Opcode:    | add |  |  |
| PC Plus 1: | 1   |  |  |
|            |     |  |  |
|            |     |  |  |
|            |     |  |  |

| ID/EX      |      |
|------------|------|
| Opcode:    | noop |
| PC Plus 1: | Х    |
| regA val:  | Х    |
| regB val:  | Х    |
| offset:    | Х    |
|            |      |

| EX/ME      | M    |
|------------|------|
| Opcode:    | noop |
| aluResult: | Х    |
|            |      |
| regB val:  | Х    |
|            |      |

| MEM/WB     |      |  |  |
|------------|------|--|--|
| Opcode:    | noop |  |  |
| writeData: | Х    |  |  |
|            |      |  |  |
|            |      |  |  |
|            |      |  |  |

#### i. Cycle 2-3

| IF/ID      |     |  |
|------------|-----|--|
| Opcode:    | hor |  |
| PC Plus 1: | X   |  |
|            |     |  |
|            |     |  |
|            |     |  |

| ID/EX      | ,<br><u>,</u> |
|------------|---------------|
| Opcode:    | W             |
| PC Plus 1: | X             |
| regA val:  | 0             |
| regB val:  | X             |
| offset:    | 5             |

| EX/MEM     |     |  |
|------------|-----|--|
| Opcode:    | add |  |
| aluResult: | Ь   |  |
|            |     |  |
| regB val:  | ×   |  |
|            |     |  |

| MEM/WB     |      |  |
|------------|------|--|
| Opcode:    | n00P |  |
| writeData: | ×    |  |
|            |      |  |
|            |      |  |
|            |      |  |

#### ii. Cycle 4-5

| IF/ID      |      |  |  |  |  |  |  |  |  |  |
|------------|------|--|--|--|--|--|--|--|--|--|
| Opcode:    | halt |  |  |  |  |  |  |  |  |  |
| PC Plus 1: | X    |  |  |  |  |  |  |  |  |  |
|            |      |  |  |  |  |  |  |  |  |  |
|            |      |  |  |  |  |  |  |  |  |  |
|            |      |  |  |  |  |  |  |  |  |  |

| ID/EX      | ,  |
|------------|----|
| Opcode:    | Sw |
| PC Plus 1: | Х  |
| regA val:  | 0  |
| regB val:  | 0  |
| offset:    | 5  |

| EX/ME      | M   |
|------------|-----|
| Opcode:    | nor |
| aluResult: | 0   |
|            |     |
| regB val:  | X   |
|            |     |

| MEM/\      | ΝB |
|------------|----|
| Opcode:    | lw |
| writeData: | 5  |
|            |    |
|            |    |
|            |    |

#### iii. Cycle 5-6

| IF/ID      |   |  |  |  |  |  |  |  |
|------------|---|--|--|--|--|--|--|--|
| Opcode:    | X |  |  |  |  |  |  |  |
| PC Plus 1: | X |  |  |  |  |  |  |  |
|            |   |  |  |  |  |  |  |  |
|            |   |  |  |  |  |  |  |  |
|            |   |  |  |  |  |  |  |  |

| ,    |
|------|
| halt |
| X    |
| X    |
| X    |
| Х    |
|      |

| EX/ME      | M   |
|------------|-----|
| Opcode:    | SW) |
| aluResult: | 5   |
|            |     |
| regB val:  | 0   |
|            |     |

| MEM/WB     |     |  |  |  |  |  |  |  |
|------------|-----|--|--|--|--|--|--|--|
| Opcode:    | nor |  |  |  |  |  |  |  |
| writeData: | 0   |  |  |  |  |  |  |  |
|            |     |  |  |  |  |  |  |  |
|            |     |  |  |  |  |  |  |  |
|            |     |  |  |  |  |  |  |  |

#### Problem 2: Data Hazards (20 points) (L14)

For this problem, reference the following piece of assembly code. All parts of this problem use the 5-stage LC2K pipeline datapath *as presented in lecture*. Assume all other memory locations are initialized to zero.

|      | lw    | 0 | 1 | one  | //lw1  |
|------|-------|---|---|------|--------|
|      | lw    | 0 | 2 | num2 | //lw2  |
|      | lw    | 1 | 3 | num1 | //lw3  |
|      | add   | 3 | 3 | 3    | //add1 |
|      | lw    | 1 | 3 | 3    | //lw4  |
|      | add   | 1 | 1 | 2    | //add2 |
|      | nor   | 3 | 3 | 4    | //nor1 |
|      | halt  |   |   |      | //halt |
| one  | .fill | 1 |   |      |        |
| num1 | .fill | 5 |   |      |        |
| num2 | .fill | 3 |   |      |        |

 a) Complete the table assuming detect-and-stall is used to deal with data hazards. Use ID\* or IF\* in the table to denote stalls in the decode or fetch stages. You may not need all the columns. [10]

| Cycle: | 0  | 1  | 2  | 3   | 4   | 5  | 6   | 7  | 8  | 9   | 10  | 11  | 12 | 13  | 14  | 15 | 16 |
|--------|----|----|----|-----|-----|----|-----|----|----|-----|-----|-----|----|-----|-----|----|----|
| lw1    | IF | ID | EX | MEM | WB  |    |     |    |    |     |     |     |    |     |     |    |    |
| lw2    |    | IF | ID | EX  | MEM | WB |     |    |    |     |     |     |    |     |     |    |    |
| lw3    |    |    | IŦ | ID* | ID  | EX | MEM | WB |    |     |     |     |    |     |     |    |    |
| add1   |    |    |    | IT* | IŦ  | Ιď | ID* | ID | EX | WEW | WB  |     |    |     |     |    |    |
| lw4    |    |    |    |     |     | Ιť | IF* | ΙŦ | ID | Ex  | MEM | WB  |    |     |     |    |    |
| add2   |    |    |    |     |     |    |     |    | IŦ | ID  | ΕX  | MEM | WB |     |     |    |    |
| nor1   |    |    |    |     |     |    |     |    |    | IŦ  | JD* | ID  | EX | MEM | WB  |    |    |
| halt   |    |    |    |     |     |    |     |    |    |     | II* | IŦ  | ΙD | EX  | MEM |    |    |

b) Complete the table assuming **detect-and-forward** is used to deal with data hazards. Use Again, use ID\* or F\* in the table to denote stalls. You may not need all the columns. **[10]** 

| Cycle: | 0  | 1  | 2  | 3   | 4   | 5   | 6  | 7   | 8   | 9   | 10  | 11  | 12 | 13 | 14 | 15 | 16 |
|--------|----|----|----|-----|-----|-----|----|-----|-----|-----|-----|-----|----|----|----|----|----|
| lw1    | IF | ID | EX | MEM | WB  |     |    |     |     |     |     |     |    |    |    |    |    |
| lw2    |    | 17 | ID | Έx  | MEM | WB  |    |     |     |     |     |     |    |    |    |    |    |
| lw3    |    |    | IŦ | ID  | Ex  | MZM | WB |     |     |     |     |     |    |    |    |    |    |
| add1   |    |    |    | IŦ  | ID* | ID  | Ex | MEM | WB  |     |     |     |    |    |    |    |    |
| lw4    |    |    |    |     | IF* | IŦ  | ID | Έx  | MEM | WB  |     |     |    |    |    |    |    |
| add2   |    |    |    |     |     |     | IŦ | ΙĐ  | Ex  | MEM | B   |     |    |    |    |    |    |
| nor1   |    |    |    |     |     |     |    | IŦ  | Ip  | Εx  | MEM | WB. |    |    |    |    |    |
| halt   |    |    |    |     |     |     |    |     | IŦ  | ID  | ΈX  | MEM |    |    |    |    |    |

#### Problem 3: CPI of Microarchitectures (6 points) (L15)

Say you have an LC2K program with the following characteristics:

- 30% of instructions are loads
- 10% are stores
- 20% are adds
- 15% are nors
- 25% are branches
- 30% of the instructions are dependent on the instruction immediately in front of them. You may assume that is true no matter what instructions are involved.
- 55% of branches are taken.
- 1) What would be the expected CPI of your program using detect-and-forward to resolve data dependencies and detect-and-stall for branches? Assume we are using the pipeline described in class. Clearly show your work. [3]

cpI =  $1 + 0.3 \times 0.3 \times 1 + 0.21 \times 3 = 1.84$ .

normal [w needs one stall] Beg needs three stall.

2) What would be the expected CPI of your program using detect-and-forward to resolve data dependencies and predict-not-taken for branches? Assume we are using the pipeline described in class. Clearly show your work. [3]

CPI =  $1 + 0.3 \times 0.3 \times 1 + 0.75 \times 0.35 \times 3 = 1.5025$ Norman.

All lw needs one stull

## if the hight behind opcode dopends on it. Problem 4: Cache Basics (5 points) (L16)

1) Say you have a cache as described in lecture 16¹ for a CPU with 32-bit addresses. Each block of the cache holds 32 bytes of data. How many bits are used for the tag? For the offset? [2]

Tag bits: 32-5=2 Offset bits:  $\log_2(37)=5$ 

2) Describe, in your own words, why the "tag store" of the cache from cache is a CAM and the "data store" of a cache is not a CAM. [3]

The comparision is on the tag, and we need CAM to determine whether the decired tag is in the cash on not. But the data store is the position to store the actual data value corresponding to the tags. And we only accessed those tags until they are needed. So this does not need a quick companison.

<sup>&</sup>lt;sup>1</sup> While we will define this term later, the cache described in lecture 16 is called a "fully associative" cache. EDIT: Beaumont's lectures didn't cover this fully until L17



#### Problem 5: Putting it all together: Pipeline's (Group, 25 points) (L15)

Your company has been producing a 1GHz version of the LC2K pipelined processor (as described in class, using detect-and-forward as well as predicting not-taken). You have been looking into designing a new, 1.75GHz version of the processor. But there is a problem--it turns out that everything can be sped up other than the memory. So the MEM and IF stages are going to be expanded into two parts each. So our new pipeline now has 7 stages (IF1, IF2, ID, EX, MEM1, MEM2, and WB). The "Iw" and "sw" instructions will finish in MEM2. Branches and halt instructions also resolve in MEM2. Note: the question was updated on 11/4. We'll take answers that are consistent with either wording.

- 25% of instructions are loads
- 10% are stores
- 30% are adds
- 15% are nors
- 20% are branches
- 40% of the instructions are dependent on the instruction immediately in front of them.
- 20% of the instructions are NOT dependent on the instruction immediately in front of them but are dependent on the instruction before that.
- 40% of all loads are immediately followed by an instruction dependent on that load
- 20% of all loads are immediately followed by an instruction not dependent on that load and the instruction after that instruction *is* dependent on the load.
- No instruction generates a value used by both the instruction immediately after it and the instruction two behind it.
- For the above two lines, you may assume that is true no matter what instructions are involved.
- 65% of branches are taken.

Thus we are comparing two processors:

• OLD: 1GHz, 5 stages

• NEW: 1.75GHz, 7 stages.

#### Answer the following questions:

A. Assuming there were no control or data hazards (i.e. CPI for both is 1.0), how much faster is the NEW processor than the OLD processor? Give this as a percentage<sup>2</sup>. [2]

$$\frac{1.75}{1} = 1.75$$
 So 75% faster.

<sup>2</sup> There can be some confusion over how to use a percentage to represent the performance difference of two processors. In computer architecture, the exact way to use this is fairly well defined. In general, if we say Processor A is 50% of the speed of processor B, we mean A is half as fast. Which is the same as saying that A takes twice as long to do the task. If we say Processor A is 300% the speed of processor B, that means it is 3 times as fast.

You may think all of that is obvious, but people often will say things like "50% faster" to mean 150% the speed. And that leads to serious confusion. We often avoid percentages and say things like "a speedup of 2x" or a "speedup of 0.5x" (the second weirdly means it slowed down). See https://en.wikipedia.org/wiki/Speedup for more details.

B. What is the actual CPI for the OLD processor? [3]

C. Explain *exactly* what the impact adding the two stages to the NEW processor has on control hazards. Be sure to explain exactly when this will occur and what the effect is.

In the new design structure; there are two more instructions before MZMZ.

So when a brough misprediction occurs, we need to let two more pipe register to noop which means we have two more masted cycles. So Finally the CPI will increase.

- D. Explain exactly what the impact adding the two stages to the NEW processor has on data hazards. Be sure to explain exactly when this will occur and what the effect is. [4]

  For old pipline structure, if one instruction is directly behind by, then we neep one noop in order lew "Iw" to get the correct data from doctamemony. However, right now the new pipeline structure has two stage related to WEM (MEM; & MEM;). So if one instruction directly behind "Iw" and depends on destination register of "Iw" then it needs two noops. And if one instruction is one gap behind "hu" and depends on destination register of "Iw" then it needs one noops.
- E. What is the CPI of the NEW processor? Show your work. [6]

New CPI = 1+ 
$$\frac{0.2 \times 0.25 \times 1 + 0.4 \times 0.25 \times 2}{\downarrow}$$
 +  $\frac{0.2 \times 0.65 \times 5}{\downarrow}$  = 1.9 normal w (directly behind/one gap behind) beg (misprediction).

F. Which processor is faster? How much faster (as a percentage as was done in part A). Show your work. [6]

New: New CPI 
$$\cdot$$
 0.57 = 1.9 × 0.57 = 1.083, ns/instruction.

Old: old cPI  $\cdot$  1 = 1.49 ns/instruction.

The new processon is faster.

1.49 = 1.78 So New processor is 38% factor than the old processor.

# Problem 6: Looking at a real compiler with a slightly different ISA (Group, 25 points) (L6) Go to <a href="https://godbolt.org/">https://godbolt.org/</a>. Select the ARM GCC 13.2.0 compiler, the C programming language, and set the compiler options to "-O1" (turning on the optimizer). Note, this is a 32-bit version of ARM and among other differences, the registers are listed with an r rather than an X (so r1 rather than X1). Enter the following code and then answer questions in parts a through d. If you've set things correctly, the website bar should look something like this:



You might find

https://developer.arm.com/documentation/ddi0597/2023-09/Base-Instructions?lang=en useful as a reference. Also, be sure to notice just how useful the colorization is.

a) Copy the assembly code for the function "fib". Comment each line of assembly for that function explaining what it does. You are going to have to look up some of the instructions online. We are not looking for things that just restate what the assembly instruction does (such as "stores register 2" or "copies register 3 to memory") but instead explains it in context ("puts the argument onto the stack" or "calls the function fib"). [11]



d) Write a short C program which computes combinations recursively<sup>3</sup> and give it to the same compiler. Briefly provide the C code, the assembly code, and explain how arguments are passed. **[6]** 

<sup>&</sup>lt;sup>3</sup> The recursive definition to calculate n choose k can be defined as follows (for n, k non-negative integers):

C(n,k) = 1 If k = 0 or n = k; Else C(n,k)=C(n-1, k) + C(n-1, k-1)